RMIT University
Browse

A low-power reconfigurable logic array based on double-gate transistors

Download (1.34 MB)
journal contribution
posted on 2024-11-23, 07:08 authored by Paul BeckettPaul Beckett
A fine-grained reconfigurable architecture based on double gate technology is proposed and analyzed. The logic function operating on the first gate of a double-gate (DG) transistor is reconfigured by altering the charge on its second gate. Each cell in the array can act as logic or interconnect, or both, contrasting with current field-programmable gate array structures in which logic and interconnect are built and configured separately. Simulation results are presented for a fully depleted SOI DG-MOSFET implementation and contrasted with two other proposals from the literature based on directed self-assembly.

History

Related Materials

  1. 1.
    ISSN - Is published in 10638210

Journal

IEEE Transactions on Very Large Scale Integration Systems

Volume

16

Issue

2

Start page

115

End page

123

Total pages

9

Publisher

IEEE

Place published

United States

Language

English

Copyright

© 2007 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE.

Former Identifier

2006007965

Esploro creation date

2020-06-22

Fedora creation date

2009-08-03

Open access

  • Yes

Usage metrics

    Scholarly Works

    Exports

    RefWorks
    BibTeX
    Ref. manager
    Endnote
    DataCite
    NLM
    DC