RMIT University
Browse

A novel low-power full-adder cell with new technique in designing logical gates based on static CMOS inverter

journal contribution
posted on 2024-11-01, 16:21 authored by Keivan Navi, Vahid Foroutan, Mostafa Rahimi Azghadi, Mehrdad Maeen, Maryam Ebrahimpour, Mojtaba Kaveh, Omid Kavehei
A new low-power full-adder based on CMOS inverter is presented. This full-adder is comprised of inverters. Universal gates such as NOR, NAND and MAJORITY-NOT gates are implemented with a set of inverters and non-conventional implementation of them. In the proposed design approach the time consuming XOR gates are eliminated. As full-adders are frequently employed in a tree-structured configuration for high-performance arithmetic circuits, a cascaded simulation structure is employed to evaluate the full-adders in a realistic application environment. The circuits being studied were optimized for energy efficiency using 0.18 mm and 90 nm CMOS process technologies. The proposed fulladder shows full swing logic, balanced outputs and strong output drivability. It is also observed that the presented design can be utilized in many cases especially whenever the lowest possible power consumption is targeted. Circuits layout implementations and checking their functionality have been done using Cadence IC package and Synopsys HSpice, respectively.

History

Related Materials

  1. 1.
    DOI - Is published in 10.1016/j.mejo.2009.06.005
  2. 2.
    ISSN - Is published in 09598324

Journal

Microelectronics Journal

Volume

40

Issue

10

Start page

1441

End page

1448

Total pages

8

Publisher

Elsevier

Place published

United Kingdom

Language

English

Copyright

© 2009 Elsevier Ltd. All rights reserved.

Former Identifier

2006048165

Esploro creation date

2020-06-22

Fedora creation date

2015-01-19

Usage metrics

    Scholarly Works

    Categories

    No categories selected

    Exports

    RefWorks
    BibTeX
    Ref. manager
    Endnote
    DataCite
    NLM
    DC