RMIT University
Browse

Reconfigurable blocks based on balanced ternary

journal contribution
posted on 2024-11-01, 10:47 authored by Paul BeckettPaul Beckett, Tayab Memon
Silicon-on-Insulator CMOS fabrication technologies are now available that offer a number of unique advantages including the availability of multiple simultaneous transistor thresholds. This paper proposes and analyzes a number of circuits for a reconfigurable array organization based on a balanced ternary logic system in which the logic set {-1, 0,+1} maps directly to equivalent voltage levels {-1V, 0V, +1V}. A number of low-power, high-speed components, such as a ternary buffer, flip-flop and look-up table, are described and simulated based on the characteristics of a commercially available silicon-on-sapphire process. A brief analysis indicates that the circuits will be capable of operating at the 22 nm technology node and beyond. A simple example of a Sigma-Delta Modulated FIR filter is mapped to the array and some preliminary estimates are made of its performance and area based on both 3-input and 4-input look-up tables. The simulated ternary array is shown to be capable of operating at clock speeds of more than 200 MHz such that it will readily support standard video bandwidths at useful over-sampling ratios.

History

Related Materials

  1. 1.
    DOI - Is published in 10.1007/s11265-010-0559-5
  2. 2.
    ISSN - Is published in 19398018

Journal

Journal of Signal Processing Systems: the journal of DSP technologies

Volume

67

Issue

1

Start page

3

End page

13

Total pages

11

Publisher

Springer

Place published

New York, United States

Language

English

Copyright

© 2010 Springer Science+Business Media, LLC.

Former Identifier

2006033638

Esploro creation date

2020-06-22

Fedora creation date

2013-05-28

Usage metrics

    Scholarly Works

    Exports

    RefWorks
    BibTeX
    Ref. manager
    Endnote
    DataCite
    NLM
    DC